#### 4-Mbit serial SPI bus EEPROM Datasheet - production data #### **Features** - Compatible with the serial peripheral interface (SPI) bus - Memory array - 4 Mbit (512 Kbytes) of EEPROM - Page size: 512 bytes - Additional write lockable page (Identification page) - Write time - Byte Write within 5 ms - Page Write within 5 ms - Write protect - quarter array - half array - whole memory array - · Max clock frequency: 10 MHz - Single supply voltage: 1.8 V to 5.5 V - Operating temperature range: from -40 °C up to +85 °C - Enhanced ESD protection (up to 4 kV in human body model) - More than 4 million Write cycles - More than 40-year data retention - Packages - SO8N (ECOPACK2) - TSSOP8 (ECOPACK2) - WLCSP (ECOPACK2) Contents M95M04-DR # **Contents** | 1 | Desc | cription | |---|-------|---------------------------------------------------| | 2 | Mem | ory organization | | 3 | Sign | al description | | | 3.1 | Serial data output (Q) | | | 3.2 | Serial data input (D) | | | 3.3 | Serial clock (C) | | | 3.4 | Chip select (S) | | | 3.5 | Hold (HOLD) | | | 3.6 | Write protect $(\overline{W})$ | | | 3.7 | V <sub>CC</sub> supply voltage | | | 3.8 | V <sub>SS</sub> ground | | 4 | Con | necting to the SPI bus 11 | | | 4.1 | SPI modes | | 5 | Ope | rating features13 | | | 5.1 | Supply voltage (V <sub>CC</sub> ) | | | | 5.1.1 Operating supply voltage (V <sub>CC</sub> ) | | | | 5.1.2 Device reset | | | | 5.1.3 Power-up conditions | | | | 5.1.4 Power-down | | | 5.2 | Active power and Standby power modes | | | 5.3 | Hold condition | | | 5.4 | Status register | | | 5.5 | Data protection and protocol control | | 6 | Instr | ructions | | | 6.1 | Write enable (WREN) | | | 6.2 | Write disable (WRDI) | | | 6.3 | Read Status register (RDSR) | | | | 6.3.1 WIP bit | | | | | | 12 | Revis | sion his | story | 45 | |----|-------|--------------------|---------------------------------------------|-----| | 11 | Orde | ring inf | formation | 44 | | | 10.3 | TSSOF | P8 package information | 42 | | | 10.2 | WLCS | SP8 package information | 40 | | | 10.1 | SO8N | package information | 38 | | 10 | Pack | age info | formation | 38 | | 9 | DC a | nd AC <sub>I</sub> | parameters | 33 | | 8 | Maxi | mum ra | atings | 32 | | | 7.2 | Initial c | delivery state | 31 | | | 7.1 | Power- | r-up state | 31 | | 7 | Powe | er-up ar | nd delivery state | 31 | | | 6.11 | Error c | correction code (ECC x 4) and write cycling | 30 | | | 6.10 | Lock I | D | 29 | | | 6.9 | Read L | Lock status | 28 | | | 6.8 | Write I | Identification page | 27 | | | 6.7 | Read I | Identification page | 26 | | | 6.6 | Write to | to Memory array (WRITE) | 24 | | | 6.5 | Read f | from Memory array (READ) | 23 | | | 6.4 | Write S | Status register (WRSR) | 21 | | | | 6.3.4 | SRWD bit | | | | | 6.3.3 | BP1, BP0 bits | | | | | 6.3.2 | WEL bit | . ′ | List of tables M95M04-DR # List of tables | Table 1. | Signal names | 6 | |-----------|---------------------------------------------|----| | Table 2. | Signals vs. bump position | | | Table 3. | Write-protected block size | 15 | | Table 4. | Instruction set | 16 | | Table 5. | Significant bits within the address bytes | 16 | | Table 6. | Status register format | 20 | | Table 7. | Protection modes | 22 | | Table 8. | Absolute maximum ratings | 32 | | Table 9. | Operating conditions (range R) | 33 | | Table 10. | AC measurement conditions | 33 | | Table 11. | Cycling performance by groups of four bytes | 34 | | Table 12. | Memory cell data retention | | | Table 13. | Capacitance | | | Table 14. | DC characteristics | 35 | | Table 15. | AC characteristics | 36 | | Table 16. | SO8N mechanical data | 38 | | Table 17. | WLCSP mechanical data | 40 | | Table 18. | TSSOP8 mechanical data | 42 | | Tahla 10 | Document revision history | 15 | M95M04-DR List of figures # List of figures | igure 1. | Logic diagram | О | |------------|----------------------------------------------|----------------| | igure 2. | 8-pin package connections (top view) | 7 | | igure 3. | WLCSP connections | 7 | | igure 4. | Block diagram | 8 | | igure 5. | Bus master and memory devices on the SPI bus | 11 | | igure 6. | SPI modes supported | 12 | | igure 7. | Hold condition activation | 14 | | igure 8. | Write enable (WREN) sequence | 17 | | igure 9. | Write disable (WRDI) sequence | 18 | | igure 10. | Read Status register (RDSR) sequence | 19 | | igure 11. | Write Status register (WRSR) sequence | 21 | | igure 12. | Read from Memory array (READ) sequence | 23 | | igure 13. | Byte Write (WRITE) sequence | 24 | | igure 14. | Page Write (WRITE) sequence | 25 | | igure 15. | Read Identification page sequence | 26 | | igure 16. | Write Identification page sequence | 27 | | igure 17. | Read Lock status sequence | 28 | | igure 18. | Lock ID sequence | 29 | | Figure 19. | AC measurement I/O waveform | 33 | | igure 20. | Serial input timing | 37 | | igure 21. | Hold timing | 37 | | igure 22. | Serial output timing | 37 | | igure 23. | SO8N outline | 38 | | igure 24. | SO8N recommended footprint | 39 | | igure 25. | WLCSP (with BSC) outline | <del>1</del> 0 | | igure 26. | WLCSP recommended footprint | 11 | | igure 27. | TSSOP8 outline | 12 | | igure 28. | TSSOP8 recommended footprint | 13 | DS12179 Rev 1 5/46 Description M95M04-DR # 1 Description The M95M04 devices are electrically erasable programmable memories (EEPROMs) organized as 524288 x 8 bits, accessed through the SPI bus. The M95M04 can operate with a supply range from 1.8 to 5.5 V, and is guaranteed over the -40 °C/+85 °C temperature range. The M95M04 offer an additional page, named the Identification page (512 bytes). The Identification page can be used to store sensitive application parameters that can be (later) permanently locked in read-only mode. Figure 1. Logic diagram The SPI bus signals are C, $\underline{D}$ and Q, as shown in *Figure 1* and *Table 1*. The device is selected when Chip select ( $\underline{S}$ ) is driven low. Communications with the device can be interrupted when the HOLD is driven low. | Signal name | Function | Direction | |-----------------|--------------------|-----------| | С | Serial clock | Input | | D | Serial data input | Input | | Q | Serial data output | Output | | S | Chip select | Input | | W | Write protect | Input | | HOLD | Hold | Input | | V <sub>CC</sub> | Supply voltage | - | | V <sub>SS</sub> | Ground | - | Table 1. Signal names M95M04-DR Description Figure 2. 8-pin package connections (top view) 1. See Section 10: Package information for package dimensions, and how to identify pin 1. Figure 3. WLCSP connections Table 2. Signals vs. bump position | Position | A | В | С | D | |----------|-----------------|------|---|-----------------| | 1 | - | - | С | - | | 2 | V <sub>CC</sub> | HOLD | - | D | | 3 | S | - | - | V <sub>SS</sub> | | 4 | - | Q | W | - | Memory organization M95M04-DR # 2 Memory organization The memory is organized as shown in the following figure. Figure 4. Block diagram M95M04-DR Signal description # 3 Signal description During all operations, $V_{CC}$ must be held stable and within the specified valid range: $V_{CC}$ (min) to $V_{CC}$ (max). All of the input and output signals must be held high or low (according to voltages of $V_{IH}$ , $V_{OH}$ , $V_{IL}$ or $V_{OL}$ , as specified in *Section 9: DC and AC parameters*). These signals are described next. ## 3.1 Serial data output (Q) This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial clock (C). ### 3.2 Serial data input (D) This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial clock (C). ## 3.3 Serial clock (C) This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial data input (D) are latched on the rising edge of Serial clock (C). Data on Serial data output (Q) change from the falling edge of Serial clock (C). # 3.4 Chip select (S) When this input signal is high, the device is deselected and Serial data output (Q) is at high impedance. The device is in the Standby power mode, unless an internal Write cycle is in progress. Driving Chip select $(\overline{S})$ low selects the device, placing it in the Active power mode. After power-up, a falling edge on Chip select $(\overline{S})$ is required prior to the start of any instruction. # 3.5 Hold (HOLD) The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device. During the Hold condition, the Serial data output (Q) is high impedance, and Serial data input (D) and Serial clock (C) are Don't care. To start the Hold condition, the device must be selected, with Chip select $(\overline{S})$ driven low. DS12179 Rev 1 9/46 Signal description M95M04-DR # 3.6 Write protect $(\overline{W})$ The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status register). This pin must be driven either high or low, and must be stable during all Write instructions. # 3.7 V<sub>CC</sub> supply voltage V<sub>CC</sub> is the supply voltage. # 3.8 V<sub>SS</sub> ground $V_{\mbox{\footnotesize SS}}$ is the reference for all signals, including the $V_{\mbox{\footnotesize CC}}$ supply voltage. # 4 Connecting to the SPI bus All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial data input (D) is sampled on the first rising edge of the Serial clock (C) after Chip select $(\overline{S})$ goes low. All output data bytes are shifted out of the device, most significant bit first. The Serial data output (Q) is latched on the first falling edge of the Serial clock (C) after the instruction (such as the Read from Memory array and Read Status register instructions) have been clocked into the device. Figure 5. Bus master and memory devices on the SPI bus 1. The Write protect $(\overline{W})$ and Hold $(\overline{HOLD})$ signals should be driven, high or low as appropriate. Figure 5 shows an example of three memory devices connected to an SPI bus master. Only one memory device is selected at a given time, so only one memory device drives the Serial data output (Q) line at that time. The other memory devices are in high impedance state. The pull-up resistor R ensures that a device is not selected if the Bus master leaves the $\overline{S}$ line in the high impedance state. In applications where the Bus master may leave all SPI bus lines in high impedance at the same time (for example, if the Bus master is reset during the transmission of an instruction), it is recommended to connect the clock line (C) to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the $\overline{S}$ line is pulled high): this ensures that $\overline{S}$ and C do not become high at the same time, and so, that the $t_{SHCH}$ requirement is met. The typical value of R is 100 k $\Omega$ . DS12179 Rev 1 11/46 #### 4.1 SPI modes These devices can be driven by a microcontroller with its SPI peripheral running in either of the following two modes: - CPOL = 0, CPHA = 0 - CPOL = 1, CPHA = 1 For these two modes, input data is latched in on the rising edge of Serial clock (C), and output data is available from the falling edge of Serial clock (C). The difference between the two modes, as shown in *Figure 6*, is the clock polarity when the bus master is in Stand-by mode and not transferring data: - C remains at 0 for (CPOL = 0, CPHA = 0) - C remains at 1 for (CPOL = 1, CPHA = 1) M95M04-DR Operating features # 5 Operating features # 5.1 Supply voltage (V<sub>CC</sub>) #### 5.1.1 Operating supply voltage (V<sub>CC</sub>) Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see Operating conditions in *Section 9: DC and AC parameters*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually in the range between 10 and 100 nF) close to the $V_{CC}$ / $V_{SS}$ device pins. #### 5.1.2 Device reset In order to prevent erroneous instruction decoding and inadvertent Write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until VCC reaches the POR threshold voltage. This threshold is lower than the minimum $V_{CC}$ operating voltage (see Operating conditions in Section 9). At power-up, when $V_{CC}$ passes over the POR threshold, the device is reset and is in the following state: - in Standby power mode, - deselected. - Status register values: - the Write enable latch (WEL) bit is reset to 0 - the Write in progress (WIP) bit is reset to 0 - the SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits). It is important to note that the device must not be accessed until $V_{CC}$ reaches a valid and stable level within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range, as defined under Operating conditions in Section 9. #### 5.1.3 Power-up conditions When the power supply is turned on, $V_{CC}$ rises continuously from $V_{SS}$ to $V_{CC}$ . During this time, the Chip select $(\overline{S})$ line is not allowed to float but should follow the $V_{CC}$ voltage. It is therefore recommended to connect the $\overline{S}$ line to $V_{CC}$ via a suitable pull-up resistor (see *Figure 5*). In addition, the Chip select $(\overline{S})$ input offers a built-in safety feature, as the $\overline{S}$ input is edge-sensitive as well as level-sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip select $(\overline{S})$ . This ensures that Chip select $(\overline{S})$ must have been high, prior to going low to start the first operation. The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage defined in *Section 9*. DS12179 Rev 1 13/46 Operating features M95M04-DR #### 5.1.4 Power-down During power-down (continuous decrease of the $V_{CC}$ supply voltage below the minimum $V_{CC}$ operating voltage defined in *Section 9*), the device must be: - deselected (Chip select S must be allowed to follow the voltage applied on V<sub>CC</sub>) - in Standby power mode (there must not be any internal write cycle in progress). ### 5.2 Active power and Standby power modes When Chip select $(\overline{S})$ is low, the device is selected, and in the Active power mode. The device consumes $I_{CC}$ . When Chip select $(\overline{S})$ is high, the device is deselected. If a Write cycle is not currently in progress, the device then goes into the Standby power mode, and the device consumption drops to $I_{CC1}$ , as specified in DC characteristics (see *Section 9*). #### 5.3 Hold condition The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence. To enter the Hold condition, the device must be selected, with Chip select $(\overline{S})$ low. During the Hold condition, the Serial data output (Q) is high impedance, and the Serial data input (D) and the Serial clock (C) are Don't care. Normally, the device is kept selected for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition has the effect of resetting the state of the device: this mechanism can be used, if required, to reset the ongoing processes<sup>(a)</sup> (b). Figure 7. Hold condition activation The Hold condition starts when the Hold ( $\overline{\text{HOLD}}$ ) signal is driven low when Serial clock (C) is already low (as shown in *Figure 7*). *Figure 7* also shows what happens if the rising and falling edges are not timed to coincide with Serial clock (C) being low. a. This resets the internal logic, except the WEL and WIP bits of the Status register. b. In the specific case where the device has moved in a Write command (Inst + Address + data bytes, each data byte being exactly 8 bits), deselecting the device also triggers the Write cycle of this decoded command. M95M04-DR Operating features ### 5.4 Status register The Status register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See *Section 6.3: Read Status register (RDSR)* for a detailed description of the Status register bits. ### 5.5 Data protection and protocol control The device features the following data protection mechanisms: - Before accepting the execution of the Write and Write Status register instructions, the device checks whether the number of clock pulses comprised in the instructions is a multiple of eight. - All instructions that modify data must be preceded by a Write enable (WREN) instruction to set the Write enable latch (WEL) bit. - The Block protect (BP1, BP0) bits in the Status register are used to configure part of the memory as read-only. - The Write protect (W) signal is used to protect the Block protect (BP1, BP0) bits in the Status register. For any instruction to be accepted, and executed, Chip select $(\overline{S})$ must be driven high after the rising edge of Serial clock (C) for the last bit of the instruction, and before the next rising edge of Serial clock (C). Two points to note in the previous sentence: - The "last bit of the instruction" can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status register (RDSR) and Read (READ) instructions). - The "next rising edge of Serial clock (C)" might (or might not) be the next bus transaction for some other device on the SPI bus. | Status register bits | | Protected block | Protoctod array addresses | | | | | | |----------------------|-----|-----------------|---------------------------|--|--|--|--|--| | BP1 | BP0 | Protected block | Protected array addresses | | | | | | | 0 | 0 | None | None | | | | | | | 0 | 1 | Upper quarter | 60000h - 7FFFFh | | | | | | | 1 | 0 | Upper half | 40000h - 7FFFFh | | | | | | | 1 | 1 | Whole memory | 00000h - 7FFFFh | | | | | | Table 3. Write-protected block size DS12179 Rev 1 15/46 Instructions M95M04-DR ## 6 Instructions Each command is composed of bytes (MSBit transmitted first), initiated with the instruction byte, as summarized in *Table 4*. If an invalid instruction is sent (one not contained in *Table 4*), the device automatically enters in a Wait state until deselected. Table 4. Instruction set | Instruction | Description | Instruction format | |-------------|-------------------------------------------------|--------------------| | WREN | Write enable | 0000 0110 | | WRDI | Write disable | 0000 0100 | | RDSR | Read Status register | 0000 0101 | | WRSR | Write Status register | 0000 0001 | | READ | Read from Memory array | 0000 0011 | | WRITE | Write to Memory array | 0000 0010 | | RDID | Read Identification page | 1000 0011 | | WRID | Write Identification page | 1000 0010 | | RDLS | Reads the Identification page lock status | 1000 0011 | | LID | Locks the Identification page in read-only mode | 1000 0010 | For read and write commands to memory array and Identification page the address is defined by three bytes as explained in *Table 5*. Table 5. Significant bits within the address bytes<sup>(1)</sup> (2) | | Upper address byte | | | | | Middle address byte | | | | | | Lower address byte | | | | | | | | | | | | | |------------------|--------------------|-----|-----|-----|-----|---------------------|-----|-----|-----|-----|-----|--------------------|-----|-----|----|----|----|----|----|----|----|----|----|----| | Instruction | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | b15 | b14 | b13 | b12 | b11 | b10 | 6q | b8 | p2 | 99 | b5 | b4 | p3 | b2 | Ы | p0 | | READ<br>or WRITE | х | Х | Х | х | х | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | RDID<br>or WRID | Х | Х | Х | х | Х | х | х | Х | Х | Х | х | х | Х | 0 | Х | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | RDLS<br>or LID | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 1 | Х | Х | X | Х | Х | Х | Х | Х | Х | Х | <sup>1.</sup> A: Significant address bit <sup>2.</sup> x: bit is Don't care M95M04-DR Instructions # 6.1 Write enable (WREN) The Write enable latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write enable instruction to the device. As shown in *Figure 8*, to send this instruction to the device, Chip select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in, on Serial data input (D). The device then enters a wait state. It waits for the device to be deselected by Chip select $(\overline{S})$ being driven high. Instructions M95M04-DR # 6.2 Write disable (WRDI) One way of resetting the Write enable latch (WEL) bit is to send a Write disable instruction to the device. As shown in *Figure 9*, to send this instruction to the device, Chip select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in, on Serial data input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip select (S) being driven high. The Write enable latch (WEL) bit, in fact, becomes reset by any of the following events: - Power-up - WRDI instruction execution - WRSR instruction completion - WRITE instruction completion. M95M04-DR Instructions ### 6.3 Read Status register (RDSR) The Read Status register (RDSR) instruction is used to read the Status register. The Status register may be read at any time, even while a Write or Write Status register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write in progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status register continuously, as shown in *Figure 10*. Figure 10. Read Status register (RDSR) sequence The status and control bits of the Status register are detailed in the following subsections. #### 6.3.1 WIP bit The WIP bit (Write In Progress) is a read-only flag that indicates the Ready/Busy state of the device. When a Write command (WRITE, WRSR, WRID, LID) has been decoded and a Write cycle $(t_W)$ is in progress, the device is busy and the WIP bit is set to 1. When WIP = 0 the device is ready to decode a new command. During a Write cycle, reading continuously the WIP bit allows to detect when the device becomes ready (WIP = 0) to decode a new command. #### 6.3.2 WEL bit The WEL bit (Write enable latch) bit is a flag that indicates the status of the internal Write enable latch. When WEL is set to 1, the Write instructions (WRITE, WRSR, WRID, LID) are executed; when WEL is set to 0, any decoded Write instruction is not executed. The WEL bit is set to 1 with the WREN instruction. The WEL bit is reset to 0 after the following events: - Write disable (WRDI) instruction completion - $\bullet$ Write instructions (WRITE, WRSR, WRID, LID) completion including the write cycle time $t_W$ - Power-up #### 6.3.3 BP1, BP0 bits The Block protect (BP1, BP0) bits are non volatile. They define the size of the area to be software-protected against Write instructions. These bits are written with the Write Status register (WRSR) instruction. When one or both of the Block protect (BP1, BP0) bits is set 577 DS12179 Rev 1 19/46 Instructions M95M04-DR to 1, the relevant memory area (as defined in *Table 3*) becomes protected against Write (WRITE) instructions. The Block protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set. #### 6.3.4 SRWD bit The Status register Write Disable (SRWD) bit is operated in conjunction with the Write protect $(\overline{W})$ signal. The Status register Write Disable (SRWD) bit and Write protect $(\overline{W})$ signal enable the device to be put in the Hardware Protected mode (when the Status register Write Disable (SRWD) bit is set to 1, and Write protect $(\overline{W})$ is driven low). In this mode, the non-volatile bits of the Status register (SRWD, BP1, BP0) become read-only bits and the Write Status register (WRSR) instruction is no longer accepted for execution. Table 6. Status register format M95M04-DR Instructions ### 6.4 Write Status register (WRSR) The Write Status register (WRSR) instruction is used to write new values to the Status register. Before it can be accepted, a Write enable (WREN) instruction must have been previously executed. The Write Status register (WRSR) instruction is entered by driving Chip select (S) low, followed by the instruction code, the data byte on Serial Data input (D) and Chip select (S) driven high. Chip select (S) must be driven high after the rising edge of Serial clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial clock (C). Otherwise, the Write Status register (WRSR) instruction is not executed. The instruction sequence is shown in Figure 11. Figure 11. Write Status register (WRSR) sequence Driving the Chip select $(\overline{S})$ signal high at a byte boundary of the input data triggers the self-timed Write cycle that takes $t_W$ to complete (as specified in AC tables in Section 9: DC and AC parameters). While the Write Status register cycle is in progress, the Status register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed Write cycle $t_W$ , and 0 when the Write cycle is complete. The WEL bit (Write enable latch) is also reset at the end of the Write cycle $t_W$ . The Write Status register (WRSR) instruction enables the user to change the values of the BP1, BP0 and SRWD bits: - The Block protect (BP1, BP0) bits define the size of the area that is to be treated as read-only, as defined in Table 3. - The SRWD (Status register Write Disable) bit, in accordance with the signal read on the Write protect pin (W), enables the user to set or reset the Write protection mode of the Status register itself, as defined in *Table 7*. When in Write-protected mode, the Write Status register (WRSR) instruction is not executed. The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the $t_W$ Write cycle. The Write Status register (WRSR) instruction has no effect on the b6, b5, b4, b1, b0 bits in the Status register. Bits b6, b5, b4 are always read as 0. DS12179 Rev 1 21/46 Instructions M95M04-DR | w | SRWD | Mode | Write protection of the | Write protection of the Memory content | | | | | | |--------|------|---------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|--|--|--|--| | signal | bit | Wode | Status register | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup> | | | | | | 1 | 0 | | Status register is writable (if | | | | | | | | 0 | 0 | Software-<br>protected | the WREN instruction has set the WEL bit). | Write-protected | Ready to accept<br>Write instructions | | | | | | 1 | 1 | (SPM) | The values in the BP1 and BP0 bits can be changed. | · | | | | | | | 0 | 1 | Hardware-<br>protected<br>(HPM) | Status register is Hardware write-protected. The values in the BP1 and BP0 bits cannot be changed. | Write-protected | Ready to accept<br>Write instructions | | | | | Table 7. Protection modes The protection features of the device are summarized in *Table 7*. When the Status register Write Disable (SRWD) bit in the Status register is 0 (its initial delivery state), it is possible to write to the Status register (provided that the WEL bit has previously been set by a WREN instruction), regardless of the logic level applied on the Write protect $(\overline{W})$ input pin. When the Status register Write Disable (SRWD) bit in the Status register is set to 1, two cases should be considered, depending on the state of the Write protect (W) input pin: - If Write protect (W) is driven high, it is possible to write to the Status register (provided that the WEL bit has previously been set by a WREN instruction). - If Write protect (W) is driven low, it is not possible to write to the Status register even if the WEL bit has previously been set by a WREN instruction. (Attempts to write to the Status register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area, which are Software-protected (SPM) by the Block protect (BP1, BP0) bits in the Status register, are also hardware-protected against data modification. Regardless of the order of the two events, the Hardware-protected mode (HPM) can be entered by: - either setting the SRWD bit after driving the Write protect (W) input pin low, - or driving the Write protect (W) input pin low after setting the SRWD bit. Once the Hardware-protected mode (HPM) has been entered, the only way of exiting it is to pull high the Write protect $(\overline{W})$ input pin. If the Write protect $(\overline{W})$ input pin is permanently tied high, the Hardware-protected mode (HPM) can never be activated, and only the Software-protected mode (SPM), using the Block protect (BP1, BP0) bits in the Status register, can be used. <sup>1.</sup> As defined by the values in the Block protect (BP1, BP0) bits of the Status register. See Table 3. M95M04-DR Instructions ### 6.5 Read from Memory array (READ) As shown in *Figure 12*, to send this instruction to the device, Chip select $(\overline{S})$ is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial data input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial data output (Q). Figure 12. Read from Memory array (READ) sequence If Chip select $(\overline{S})$ continues to be driven low, the internal address register is incremented automatically, and the byte of data at the new address is shifted out. When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction. The Read cycle is terminated by driving Chip select $(\overline{S})$ high. The rising edge of the Chip select $(\overline{S})$ signal can occur at any time during the cycle. The instruction is not accepted, and is not executed, if a Write cycle is currently in progress. DS12179 Rev 1 23/46 Instructions M95M04-DR #### 6.6 Write to Memory array (WRITE) As shown in *Figure 13*, to send this instruction to the device, Chip select $(\overline{S})$ is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial data input (D). The instruction is terminated by driving Chip select $(\overline{S})$ high at a byte boundary of the input data. The self-timed Write cycle, triggered by the Chip select $(\overline{S})$ rising edge, continues for a period t<sub>W</sub> (as specified in AC characteristics in Section 9: DC and AC parameters), at the end of which the Write in Progress (WIP) bit is reset to 0. Figure 13. Byte Write (WRITE) sequence In the case of *Figure 13*, Chip select $(\overline{S})$ is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. However, if Chip select (S) continues to be driven low (as shown in Figure 14), the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If more bytes are sent than will fit up to the end of the page, a condition known as "roll-over" occurs. In case of roll-over, the bytes exceeding the page size are overwritten from location 0 of the same page. The instruction is not accepted, and is not executed, under the following conditions: - if the Write enable latch (WEL) bit has not been set to 1 (by executing a Write enable instruction just before), - if a Write cycle is already in progress, - if the device has not been deselected, by driving high Chip select $(\overline{S})$ , at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in), - if the addressed page is in the region protected by the Block protect (BP1 and BP0) Note: The self-timed write cycle t<sub>W</sub> is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1". M95M04-DR Instructions Figure 14. Page Write (WRITE) sequence MS30906V2 Instructions M95M04-DR #### 6.7 **Read Identification page** The Identification page (512 bytes) is an additional page that can be written and (later) permanently locked in Read-only mode. This page is read with the Read Identification page instruction (see *Table 4*). The Chip select signal $(\overline{S})$ is first driven low, the bits of the instruction byte and address bytes are then shifted in, on Serial data input (D). Address bit A10 must be 0, upper address bits are Don't care, and the data byte pointed to by the lower address bits [A8:A0] is shifted out on Serial data output (Q). If Chip select (S) continues to be low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out. The number of bytes to read in the ID page must not exceed the page boundary, otherwise unexpected data are read (e.g. when reading the ID page from location 200d, the number of bytes must be lower than or equal to 312d, as the ID page boundary is 512 bytes). The read cycle is terminated by driving Chip select $(\overline{S})$ high. The rising edge of the Chip select (S) signal can occur at any time during the cycle. The first byte addressed can be any byte within any page. The instruction is not accepted, and is not executed, if a write cycle is currently in progress. Figure 15. Read Identification page sequence M95M04-DR Instructions ## 6.8 Write Identification page The Identification page (512 bytes) is an additional page that can be written and (later) permanently locked in Read-only mode. Writing this page is <u>achieved</u> with the Write Identification page instruction (see *Table 4*). The Chip select signal $(\overline{S})$ is first driven low. The bits of the instruction byte, address bytes, and at least one data byte are then shifted in on Serial data input (D). Address bit A10 must be 0, upper address bits are Don't care, the lower address bits [A8:A0] define the byte address within the Identification page. The instruction sequence is shown in *Figure 16*. Figure 16. Write Identification page sequence DS12179 Rev 1 27/46 Instructions M95M04-DR #### 6.9 Read Lock status The Read Lock status instruction (see *Table 4*) is used to check whether the Identification page is locked or not in Read-only mode. The Read Lock status sequence is defined with the Chip select (S) first driven low. The bits of the instruction byte and address bytes are then shifted in on Serial data input (D). Address bit A10 must be 1, all other address bits are Don't Care. The Lock bit is the LSB (least significant bit) of the byte read on Serial data output (Q). It is at "1" when the lock is active and at "0" when the lock is not active. If Chip select (S) continues to be driven low, the same data byte is shifted out. The read cycle is terminated by driving Chip select (S) high. The instruction sequence is shown in *Figure 17*. Figure 17. Read Lock status sequence M95M04-DR Instructions #### 6.10 Lock ID The Lock ID instruction permanently locks the Identification page in read-only mode. Before this instruction can be accepted, a Write enable (WREN) instruction must have been executed. The Lock ID instruction is issued by driving Chip select $(\overline{S})$ low, sending the instruction code, the address and a data byte on Serial data input (D), and driving Chip select $(\overline{S})$ high. In the address sent, A10 must be equal to 1, all other address bits are Don't Care. The data byte sent must be equal to the binary value xxxx xx1x, where x = Don't Care. Chip select $(\overline{S})$ must be driven high after the rising edge of Serial clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial clock (C). Otherwise, the Lock ID instruction is not executed. Driving Chip select $(\overline{S})$ high at a byte boundary of the input data triggers the self-timed write cycle whose duration is $t_W$ (as specified in AC characteristics in Section 9: DC and AC parameters). The instruction sequence is shown in Figure 18. The instruction is discarded, and is not executed, under the following conditions: - If a Write cycle is already in progress - If Block protect bits (BP1,BP0) = (1,1) - If a rising edge on Chip select (S) happens outside of a byte boundary - · If the identification is already locked. Figure 18. Lock ID sequence Instructions M95M04-DR ## 6.11 Error correction code (ECC x 4) and write cycling M95M04 devices offer an error correction code (ECC), an internal logic function transparent for the SPI communication protocol. The ECC logic is implemented on each group of four EEPROM bytes<sup>(a)</sup>. If, inside a group, a single bit out of the four bytes happens to be erroneous during a Read operation, the ECC detects this bit and replaces it with the correct value. The read reliability is therefore much improved. Even if the ECC function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the ECC function also writes/cycles the three other bytes located in the same group<sup>(a)</sup>. As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the four bytes of the group: the sum of the cycles seen by byte0, byte1, byte2 and byte3 of the same group must remain below the maximum value defined in *Table 11: Cycling performance by groups of four bytes*. a. A group of four bytes is located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer # 7 Power-up and delivery state ### 7.1 Power-up state After power-up, the device is in the following state: - Standby power mode - deselected (after power-up, a falling edge is required on Chip select ( $\overline{S}$ ) before any instructions can be started) - not in the Hold condition - the Write enable latch (WEL) is reset to 0 - Write in progress (WIP) is reset to 0. The SRWD, BP1 and BP0 bits of the Status register are unchanged from the previous power-down (they are non-volatile bits). ## 7.2 Initial delivery state The device is delivered with the memory array and Identification page bits set to all 1s (each byte = FFh). The Status register Write Disable (SRWD) and Block protect (BP1 and BP0) bits are initialized to 0. DS12179 Rev 1 31/46 Maximum ratings M95M04-DR # 8 Maximum ratings Stressing the device outside the ratings listed in *Table 8* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 8. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | | | |-------------------|-------------------------------------------------------------------|-------|-----------------------|------|--|--| | T <sub>AMB</sub> | Ambient operating temperature | -40 | 130 | | | | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | | | T <sub>LEAD</sub> | Lead temperature during soldering | See | See note (1) | | | | | V <sub>O</sub> | Output voltage | -0.50 | V <sub>CC</sub> + 0.6 | | | | | VI | Input voltage | -0.50 | 6.5 | V | | | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | | | | | I <sub>OL</sub> | DC output current (Q = 0) | - | 5 | mA | | | | I <sub>OH</sub> | DC output current (Q = 1) - 5 | | | | | | | V <sub>ESD</sub> | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | - | 4000 | ٧ | | | Compliant with JEDEC standard J-STD-020D (for small-body, Sn-Pb or Pb free assembly), the ST ECOPACK 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS directive 2011/65/EU of July 2011). **577** <sup>2.</sup> Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001-2012, C1 = 100 pF, R1 = 1500 $\Omega$ , R2 = 500 $\Omega$ ). # 9 DC and AC parameters This section summarizes the operating conditions and the DC/AC characteristics. Table 9. Operating conditions (range R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | Table 10. AC measurement conditions | Symbol | Parameter | Min. | Max. | Unit | |----------------|--------------------------------------------|--------------------------------------------|-----------------------|------| | C <sub>L</sub> | Load capacitance | - | 30 | pF | | - | Input rise and fall times | - | 25 | ns | | - | Input pulse voltages | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | V | | - | Input and output timing reference voltages | 0.3 V <sub>CC</sub> t | o 0.7 V <sub>CC</sub> | V | Figure 19. AC measurement I/O waveform | Table 11. Cycling performance by | by aroups of four bytes | |----------------------------------|-------------------------| |----------------------------------|-------------------------| | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |--------------|--------------------------------------|--------------------------------------------------------------------------------------|------|-----------|----------------------------| | Ncycle Write | Write cycle endurance <sup>(1)</sup> | $T_A \le 25 ^{\circ}\text{C},$<br>$V_{CC}(\text{min}) < V_{CC} < V_{CC}(\text{max})$ | - | 4,000,000 | Write cycle <sup>(2)</sup> | | | write cycle endurance | $T_A = 85 ^{\circ}\text{C},$<br>$V_{CC}(\text{min}) < V_{CC} < V_{CC}(\text{max})$ | - | 1,200,000 | Write Cycle | The Write cycle endurance is defined for groups of four data bytes located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer. The Write cycle endurance is defined by characterization and qualification. Table 12. Memory cell data retention | Parameter | Test conditions | Min. | Unit | |-------------------------------|------------------------|------|------| | Data retention <sup>(1)</sup> | T <sub>A</sub> = 55 °C | 40 | Year | The data retention behavior is checked in production, while the 40-year limit is defined from characterization and qualification results. Table 13. Capacitance | Symbol | Parameter | Test conditions <sup>(1)</sup> | Min. | Max. | Unit | |------------------|--------------------------------|--------------------------------|------|------|------| | C <sub>OUT</sub> | Output capacitance (Q) | V <sub>OUT</sub> = 0 V | - | 8 | pF | | C | Input capacitance (D) | V <sub>IN</sub> = 0 V | - | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | V <sub>IN</sub> = 0 V | - | 6 | pF | <sup>1.</sup> Sampled only, not 100% tested, at $T_A$ = 25 °C and at a frequency of 5 MHz. <sup>2.</sup> A Write cycle is executed when either a Page write, a Byte write, a WRSR, a WRID or an LID instruction is decoded. When using the Byte write, the Page write or the WRID instruction, refer also to Section 6.11: Error correction code (ECC x 4) and write cycling. **Table 14. DC characteristics** | Symbol | Parameter | Test conditions | Min | Max | Unit | |------------------|-------------------------------------|------------------------------------------------------------------------------------|----------------------|----------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | - | ±2 | | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | - | ±2 | μA | | | | $C = 0.1 V_{CC} / 0.9 V_{CC}$ at 5 MHz,<br>$V_{CC} = 1.8 V$ , Q = open | - | 2 | | | I <sub>CC</sub> | Supply current (Read) | $C = 0.1 V_{CC} / 0.9 V_{CC}$ at 10 MHz,<br>$V_{CC} = 3.3 V$ , $Q = open$ | - | 3 | mA | | | | $C = 0.1 V_{CC} / 0.9 V_{CC}$ at 10 MHz,<br>$V_{CC} = 5.5 V$ , $Q = open$ | - | 5 | | | I <sub>CC0</sub> | Supply current (Write) | During $t_W$ , $\overline{S} = V_{CC}$ , | - | 3 | | | | Supply current (Standby power mode) | $\overline{S} = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.8 \text{ V}$ | - | 2 | | | I <sub>CC1</sub> | | $\overline{S} = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 3.3$ V | - | 3 | μΑ | | | | $\overline{S} = V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 5.5$ V | - | 5 | 1 | | \/ | lanut law voltage | $1.8 \text{ V} \le \text{V}_{CC} < 2.5 \text{ V}$ | - 0.45 | 0.25 V <sub>CC</sub> | | | $V_{IL}$ | Input low voltage | $2.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}$ | - 0.45 | 0.30 V <sub>CC</sub> | | | V | Input high voltage | $1.8 \text{ V} \le \text{V}_{CC} < 2.5 \text{ V}$ | 0.75 V <sub>CC</sub> | V <sub>CC</sub> + 1 | | | $V_{IH}$ | Input high voltage | $2.5 \text{ V} \le \text{V}_{CC} < 5.5 \text{ V}$ | 0.70 V <sub>CC</sub> | V <sub>CC</sub> + 1 | | | | | I <sub>OL</sub> = 0.15 mA, V <sub>CC</sub> = 1.8 V | - | 0.3 | V | | $V_{OL}$ | Output low voltage | $V_{CC}$ = 2.5 V, $I_{OL}$ = 1.5 mA, or $V_{CC}$ = 5.0 V, $I_{OL}$ = 2.0 mA | - | 0.4 | | | | | I <sub>OH</sub> = -0.1 mA, V <sub>CC</sub> = 1.8 V | | | | | $V_{OH}$ | Output high voltage | $V_{CC}$ = 2.5 V, $I_{OL}$ = -0.4 mA, or $V_{CC}$ = 5.0 V, $I_{OL}$ = -2.0 mA | 0.80 V <sub>CC</sub> | - | | **Table 15. AC characteristics** | Test conditions specified in <i>Table 9</i> and <i>Table 10</i> | | | | | | | | | | | |-----------------------------------------------------------------|-------------------|----------------------------------------------|-------------------|------------------|-------------------|------------------|------|--|--|--| | Symbol | A 14 | Doromotor | V <sub>CC</sub> ≥ | 1.8 V | V <sub>CC</sub> ≥ | 2.5 V | Unit | | | | | Symbol Ait. | Alt. | Parameter | Min. | Max. | Min. | Max. | Unit | | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | DC | 5 | DC | 10 | MHz | | | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 60 | - | 30 | - | ns | | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 60 | - | 30 | - | ns | | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S Deselect time | 60 | - | 40 | - | ns | | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 60 | - | 30 | - | ns | | | | | t <sub>CHSL</sub> | - | S not active hold time | 60 | - | 30 | - | ns | | | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 90 | - | 40 | - | ns | | | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 90 | - | 40 | - | ns | | | | | t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub> | Clock rise time | - | 2 | - | 2 | μs | | | | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | - | 2 | - | 2 | μs | | | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | - | 10 | - | ns | | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 20 | - | 10 | - | ns | | | | | t <sub>HHCH</sub> | - | Clock low hold time after HOLD not active | 60 | - | 30 | - | ns | | | | | t <sub>HLCH</sub> | - | Clock low hold time after HOLD active | 60 | - | 30 | - | ns | | | | | t <sub>CLHL</sub> | - | Clock low set-up time before HOLD active | 0 | - | 0 | - | ns | | | | | t <sub>CLHH</sub> | - | Clock low set-up time before HOLD not active | 0 | - | 0 | - | ns | | | | | t <sub>SHQZ</sub> <sup>(2)</sup> | t <sub>DIS</sub> | Output disable time | - | 80 | - | 40 | ns | | | | | t <sub>CLQV</sub> (3) | t <sub>V</sub> | Clock low to output valid | - | 80 | - | 40 | ns | | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | - | 0 | - | ns | | | | | t <sub>QLQH</sub> <sup>(2)</sup> | t <sub>RO</sub> | Output rise time | - | 80 | - | 40 | ns | | | | | t <sub>QHQL</sub> <sup>(2)</sup> | t <sub>FO</sub> | Output fall time | - | 80 | - | 40 | ns | | | | | t <sub>HHQV</sub> | $t_{LZ}$ | HOLD high to output valid | - | 80 | - | 40 | ns | | | | | t <sub>HLQZ</sub> <sup>(2)</sup> | t <sub>HZ</sub> | HOLD low to output high-Z | - | 80 | - | 40 | ns | | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | - | 5 <sup>(4)</sup> | - | 5 <sup>(4)</sup> | ms | | | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be less than the shortest possible clock period, 1 / $f_{C}$ (max) <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. <sup>3.</sup> $t_{CLQV}$ must be compatible with $t_{CL}$ (clock low time): if $t_{SU}$ is the Read setup time of the SPI bus master, then $t_{CL}$ must be equal to or greater than $t_{CLQV} + t_{SU}$ . <sup>4.</sup> Write time for LID instruction is 10 ms. Figure 20. Serial input timing Figure 21. Hold timing Figure 22. Serial output timing Package information M95M04-DR # 10 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. # 10.1 SO8N package information SO8N is an 8-lead plastic small outline package, with 150 mils body width. Figure 23. SO8N outline 1. Drawing is not to scale. Table 16. SO8N mechanical data | | | millimeters | | | inches <sup>(1)</sup> | | | | |----------|------------|-------------|-------|--------|-----------------------|--------|--|--| | Symbol | minimeters | | | | 1 | | | | | <b>-</b> | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | - | - | 1.750 | - | - | 0.0689 | | | | A1 | 0.100 | - | 0.250 | 0.0039 | - | 0.0098 | | | | A2 | 1.250 | - | - | 0.0492 | - | - | | | | b | 0.280 | - | 0.480 | 0.0110 | - | 0.0189 | | | | С | 0.170 | - | 0.230 | 0.0067 | - | 0.0091 | | | | D | 4.800 | 4.900 | 5.000 | 0.1890 | 0.1929 | 0.1969 | | | | E | 5.800 | 6.000 | 6.200 | 0.2283 | 0.2362 | 0.2441 | | | | E1 | 3.800 | 3.900 | 4.000 | 0.1496 | 0.1535 | 0.1575 | | | | е | - | 1.270 | - | - | 0.0500 | - | | | | h | 0.250 | - | 0.500 | 0.0098 | - | 0.0197 | | | | k | 0° | - | 8° | 0° | - | 8° | | | | L | 0.400 | - | 1.270 | 0.0157 | - | 0.0500 | | | Table 16. SO8N mechanical data (continued) | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|------|-------------|-------|-----------------------|--------|--------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | L1 | - | 1.040 | - | - | 0.0409 | - | | ccc | - | - | 0.100 | - | - | 0.0039 | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Figure 24. SO8N recommended footprint 1. Dimensions are expressed in millimeters. Package information M95M04-DR # 10.2 WLCSP8 package information WLCSP is an 8-bump, 2.809 x 1.863 mm, wafer level chip scale package. e3 ☐ aaa (2X) Orientation reference Orientation reference DETAIL A -X Υ e2 BACKSIDE PROTECTION e1 ĪG F A2 TOP VIEW **BOTTOM VIEW** SIDE VIEW □ eee Z Ż øb ⊕ Øccc@ZXY Øddd@Z ~ \_ SEATING PLANE DETAIL A E1\_WLCSP8\_4MF9V\_ME\_V1 Figure 25. WLCSP (with BSC) outline - 1. Drawing is not to scale. - 2. Dimension is measured at the maximum bump diameter parallel to primary datum Z. - 3. Primary datum Z and seating plane are defined by the spherical crowns of the bump. - 4. Bump position designation per JESD 95-1, SPP-010. Table 17. WLCSP mechanical data | Symbol | millimeters | | | | inches <sup>(1)</sup> | | |------------------|-------------|-------|-------|--------|-----------------------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.540 | 0.580 | 0.0197 | 0.0213 | 0.0228 | | A1 | - | 0.190 | - | - | 0.0075 | - | | A2 | - | 0.325 | - | - | 0.0128 | - | | A3 | - | 0.025 | - | - | 0.0010 | - | | b <sup>(2)</sup> | - | 0.270 | - | - | 0.0106 | - | | D | - | 2.809 | 2.829 | - | 0.1106 | 0.1114 | M95M04-DR Package information Table 17. WLCSP mechanical data (continued) | Symbol | millimeters | | | | | | |--------|-------------|-------|-------|-----|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Е | - | 1.863 | 1.883 | - | 0.0733 | 0.0741 | | е | - | 1.100 | - | - | 0.0433 | - | | e1 | - | 2.100 | - | - | 0.0827 | - | | e2 | - | 0.500 | - | - | 0.0197 | - | | e3 | - | 1.000 | - | - | 0.0394 | - | | e4 | - | 1.400 | - | - | 0.0551 | - | | F | - | 0.232 | - | - | 0.0091 | - | | G | - | 0.355 | - | - | 0.0140 | - | | Н | - | 0.200 | - | - | 0.0079 | - | | aaa | - | 0.110 | - | - | 0.0043 | - | | bbb | - | 0.110 | - | - | 0.0043 | - | | ccc | - | 0.110 | - | - | 0.0043 | - | | ddd | - | 0.060 | - | - | 0.0024 | - | | eee | - | 0.060 | - | - | 0.0024 | - | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 1.000 1.400 0.500 1.100 2.100 0.270 E1\_WLCSP8\_4MF9V\_FP\_V1 Figure 26. WLCSP recommended footprint 1. Dimensions are expressed in millimeters. <sup>2.</sup> Dimension is measured at the maximum bump diameter parallel to primary datum Z. Package information M95M04-DR # 10.3 TSSOP8 package information TSSOP8 is an 8-lead thin shrink small outline, 3 x 4.4 mm, package, with 0.65 mm pitch. Figure 27.TSSOP8 outline 1. Drawing is not to scale. Table 18. TSSOP8 mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | - | - | 1.200 | - | - | 0.0472 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 0.800 | 1.000 | 1.050 | 0.0315 | 0.0394 | 0.0413 | | b | 0.190 | - | 0.300 | 0.0075 | - | 0.0118 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | СР | - | - | 0.100 | - | - | 0.0039 | | D | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 | | е | - | 0.650 | - | - | 0.0256 | - | | E | 6.200 | 6.400 | 6.600 | 0.2441 | 0.2520 | 0.2598 | | E1 | 4.300 | 4.400 | 4.500 | 0.1693 | 0.1732 | 0.1772 | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | α | 0° | - | 8° | 0° | - | 8° | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Figure 28. TSSOP8 recommended footprint Ordering information M95M04-DR # 11 Ordering information /V = Manufacturing technology code - All packages are ECOPACK2 (RoHS-compliant and free of brominated, chlorinated and antimony-oxide flame retardants). - The process letters apply to WLCSP devices only. The process letters appear on the device package (marking) and on the shipment box. Contact your nearest ST sales office for further information. Note: Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. M95M04-DR Revision history # 12 Revision history Table 19. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 24-Oct-2019 | 1 | Initial release. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2019 STMicroelectronics – All rights reserved # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: STMicroelectronics: M95M04-DRMN6TP M95M04-DRDW6TP